

### Abstract

It is shown how to construct a general linear hybrid cellular automaton (CA) such that it h cycle, and how the aliasing properties of such automata compare with linear feedback sh when used as signature analyzers. The construction is accomplished by formally demonisomorphism which binds this kind of CA to the LFSRs. Consequently, these CAs can be machines. Linear algebraic techniques are then applied appropriately for the transformat search algorithm is developed which, given an irreducible characteristic polynomial, finds linear hybrid automaton. Such CAs are tabulated for all irreducible and primitive polynom plus a selection of others of higher degree. The behavior of a linear hybrid CA and that o LFSR are similar-that is, they have the same cycle structure and only relabel the states. properties, when they are used as signature analyzers, remain unchanged

## **Index Terms**

#### Inspec

Controlled Indexing finite automata logic testing

#### Non-controlled Indexing

aliasing properties cycle structure irreducible characteristic polynomial isomc hybrid automaton linear machines maximum length cycle one-dimensional lin automata search algorithm signature analyzers

# Author Keywords

Not Available

### References

No references available on IEEE Xplore.

### **Citing Documents**

 CA-based byte error-correcting code, Chowdhury, D.R.; Gupta, I.S.; Chaudhuri, P.P. Computers, IEEE Transactions on On page(s): 371-382, Volume: 44, Issue: 3, Mar 1995 <u>Abstract</u> | Full Text: <u>PDF</u> (952)

- 2 Fault detection in multiprocessor systems and array processors, Karpovsky, M.G.; Ru C. Computers, IEEE Transactions on On page(s): 383-393, Volume: 44, Issue: 3, Mar 1995 Abstract | Full Text: PDF (772) A deterministic built-in self-test generator based on cellular automata structures, Bou 3 Β. Computers, IEEE Transactions on On page(s): 805-816, Volume: 44, Issue: 6, Jun 1995 Abstract | Full Text: PDF (988) Analysis of periodic and intermediate boundary 90/150 cellular automata, Nandi, S.; | 4 Computers, IEEE Transactions on On page(s): 1-12, Volume: 45, Issue: 1, Jan 1996 Abstract | Full Text: PDF (1052) 5 BIST test pattern generators for two-pattern testing-theory and design algorithms, Ch S.K. Computers, IEEE Transactions on On page(s): 257-269, Volume: 45, Issue: 3, Mar 1996 Abstract | Full Text: PDF (1260) Synthesis of one-dimensional linear hybrid cellular automata, Cattell, K.; Muzio, J.C. 6 Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on On page(s): 325-335, Volume: 15, Issue: 3, Mar 1996 Abstract | Full Text: PDF (948) 7 Theory and application of nongroup cellular automata for synthesis of easily testable machines, Chakraborty, S.; Roy Chowdhury, D.; Pal Chaudhuri, P. Computers, IEEE Transactions on On page(s): 769-781, Volume: 45, Issue: 7, Jul 1996 Abstract | Full Text: PDF (1240) 8 Analysis of one-dimensional linear hybrid cellular automata over GF(q), Cattell, K.; M Computers, IEEE Transactions on On page(s): 782-792, Volume: 45, Issue: 7, Jul 1996 Abstract | Full Text: PDF (896) CAA decoder for cellular automata based byte error correcting code , Sasidhar, K.; C 9 Chaudhuri, P.P. Computers, IEEE Transactions on On page(s): 1003-1016, Volume: 45, Issue: 9, Sep 1996 Abstract | Full Text: PDF (1200) 10 Parallel signature analysis design with bounds on aliasing, Saxena, N.R.; McCluskey Computers, IEEE Transactions on On page(s): 425-438, Volume: 46, Issue: 4, Apr 1997 Abstract | Full Text: PDF (276) 11 On-line and off-line testing with shared resources: a new BIST approach, Xiaoling Su Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on On page(s): 1045-1056, Volume: 16, Issue: 9, Sep 1997 Abstract | Full Text: PDF (240) 12 Arithmetic built-in self-test for DSP cores, Radecka, K.; Rajski, J.; Tyszser, J. Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on On page(s): 1358-1369, Volume: 16, Issue: 11, Nov 1997 Abstract | Full Text: PDF (1012) 13 Cellular-automata-array-based diagnosis of board level faults, Chattopadhyay, S.; Ch Bhattacharjee, S.; Chaudhuri, P.P. Computers, IEEE Transactions on On page(s): 817-828, Volume: 47, Issue: 8, Aug 1998 Abstract | Full Text: PDF (492) <sup>14</sup> A unified analytical expression for aliasing error probability using single-input externa LFSR, Elsaholy, M.S.; Shaheen, S.I.; Seireg, R.H.
  - Computers, IEEE Transactions on On page(s): 1414-1417, Volume: 47, Issue: 12, Dec 1998

|                                                               | Abstract   Full Text: PDF (96)                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15                                                            | An accurate and cost-effective fuzzy logic controller with a fast searching of moment<br>D.; In-Hyun Cho<br><i>Industrial Electronics, IEEE Transactions on</i><br>On page(s): 452-465, Volume: 46, Issue: 2, Apr 1999<br><u>Abstract</u>   Full Text: <u>PDF</u> (484)                                                                    |
| 16                                                            | 2-by-n hybrid cellular automata with regular configuration: theory and application, Ca<br>Zhang; Serra, M.; Muzio, J.C.<br><i>Computers, IEEE Transactions on</i><br>On page(s): 285-295, Volume: 48, Issue: 3, Mar 1999<br><u>Abstract</u>   Full Text: <u>PDF</u> (284)                                                                  |
| 17                                                            | Cellular automata-based test pattern generators with phase shifters , Mrugalski, G.; F<br><i>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on</i><br>On page(s): 878-893, Volume: 19, Issue: 8, Aug 2000<br><u>Abstract</u>   Full Text: <u>PDF</u> (492)                                                    |
| 18                                                            | Highly regular, modular, and cascadable design of cellular automata-based pattern<br>classifier, Chattopadhyay, S.; Adhikari, S.; Sengupta, S.; Pal, M.<br><i>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on</i><br>On page(s): 724-735, Volume: 8, Issue: 6, Dec 2000<br><u>Abstract</u>   Full Text: <u>PDF</u> (280) |
| 19                                                            | Cellular automata-based recursive pseudoexhaustive test pattern generator, Dasgup S.; Chaudhuri, P.P.; Sengupta, I.<br><i>Computers, IEEE Transactions on</i><br>On page(s): 177-185, Volume: 50, Issue: 2, Feb 2001<br><u>Abstract</u>   Full Text: <u>PDF</u> (384)                                                                      |
| View TOC    Previous Article   Next Article ▶   Back to Top ▲ |                                                                                                                                                                                                                                                                                                                                            |

Indexed by

Help Contact Us Priva © Copyright 2006 IE